Veuillez utiliser cette adresse pour citer ce document :
http://repository.enp.edu.dz/jspui/handle/123456789/2086
Titre: | Implementation of non binary LDPC decoder on FPGA for wireless communication systems |
Auteur(s): | Bali, Cherif Harabi, Kamel-eddine M. Taghi, Directeur de thèse |
Mots-clés: | LDPC NB-LDPC Shannon limit Error correction Min-Max Decoder Archi-tecture Design Implementation |
Date de publication: | 2017 |
Résumé: | Low Density Parity-Check (LDPC) codes have been successfully included in numerous wireless communication standards, since they achieve error correction performance very close to the Shannon limit. Non-Binary LDPC codes has better performance than the binary LDPC codes, In this thesis, we focused on the design and implementation of efficient ar-chitecture of the NB-LDPC decoder basic blocks using the Min-Max algorithm. In order to provide flexible decoder. The design and implementation of the decoder components are detailed. Various details like block schematics and simulation have been documented. |
Description: | Mémoire de Projet de Fin d'Etudes : Electronique : Alger, Ecole Nationale Polytechnique : 2017 |
URI/URL: | http://repository.enp.edu.dz/xmlui/handle/123456789/2086 |
Collection(s) : | Département Electronique |
Fichier(s) constituant ce document :
Fichier | Description | Taille | Format | |
---|---|---|---|---|
BALI.Cherif_HARABI.Kamel-eddine.pdf | PN00217 | 2.36 MB | Adobe PDF | Voir/Ouvrir |
Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.