Veuillez utiliser cette adresse pour citer ce document : http://repository.enp.edu.dz/jspui/handle/123456789/2086
Affichage complet
Élément Dublin CoreValeurLangue
dc.contributor.authorBali, Cherif-
dc.contributor.authorHarabi, Kamel-eddine-
dc.contributor.otherM. Taghi, Directeur de thèse-
dc.date.accessioned2020-12-22T19:58:42Z-
dc.date.available2020-12-22T19:58:42Z-
dc.date.issued2017-
dc.identifier.otherP000024-
dc.identifier.urihttp://repository.enp.edu.dz/xmlui/handle/123456789/2086-
dc.descriptionMémoire de Projet de Fin d'Etudes : Electronique : Alger, Ecole Nationale Polytechnique : 2017fr_FR
dc.description.abstractLow Density Parity-Check (LDPC) codes have been successfully included in numerous wireless communication standards, since they achieve error correction performance very close to the Shannon limit. Non-Binary LDPC codes has better performance than the binary LDPC codes, In this thesis, we focused on the design and implementation of efficient ar-chitecture of the NB-LDPC decoder basic blocks using the Min-Max algorithm. In order to provide flexible decoder. The design and implementation of the decoder components are detailed. Various details like block schematics and simulation have been documented.fr_FR
dc.language.isoenfr_FR
dc.subjectLDPCfr_FR
dc.subjectNB-LDPCfr_FR
dc.subjectShannon limitfr_FR
dc.subjectError correctionfr_FR
dc.subjectMin-Maxfr_FR
dc.subjectDecoderfr_FR
dc.subjectArchi-tecturefr_FR
dc.subjectDesignfr_FR
dc.subjectImplementationfr_FR
dc.titleImplementation of non binary LDPC decoder on FPGA for wireless communication systemsfr_FR
dc.typeThesisfr_FR
Collection(s) :Département Electronique

Fichier(s) constituant ce document :
Fichier Description TailleFormat 
BALI.Cherif_HARABI.Kamel-eddine.pdfPN002172.36 MBAdobe PDFVoir/Ouvrir


Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.