Implementation of non binary LDPC decoder on FPGA for wireless communication systems

Show simple item record

dc.contributor.author Bali, Cherif
dc.contributor.author Harabi, Kamel-eddine
dc.contributor.other M. Taghi, Directeur de thèse
dc.date.accessioned 2020-12-22T19:58:42Z
dc.date.available 2020-12-22T19:58:42Z
dc.date.issued 2017
dc.identifier.other P000024
dc.identifier.uri http://repository.enp.edu.dz/xmlui/handle/123456789/2086
dc.description Mémoire de Projet de Fin d'Etudes : Electronique : Alger, Ecole Nationale Polytechnique : 2017 fr_FR
dc.description.abstract Low Density Parity-Check (LDPC) codes have been successfully included in numerous wireless communication standards, since they achieve error correction performance very close to the Shannon limit. Non-Binary LDPC codes has better performance than the binary LDPC codes, In this thesis, we focused on the design and implementation of efficient ar-chitecture of the NB-LDPC decoder basic blocks using the Min-Max algorithm. In order to provide flexible decoder. The design and implementation of the decoder components are detailed. Various details like block schematics and simulation have been documented. fr_FR
dc.language.iso en fr_FR
dc.subject LDPC fr_FR
dc.subject NB-LDPC fr_FR
dc.subject Shannon limit fr_FR
dc.subject Error correction fr_FR
dc.subject Min-Max fr_FR
dc.subject Decoder fr_FR
dc.subject Archi-tecture fr_FR
dc.subject Design fr_FR
dc.subject Implementation fr_FR
dc.title Implementation of non binary LDPC decoder on FPGA for wireless communication systems fr_FR
dc.type Thesis fr_FR


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account